

# SEVENTH FRAMEWORK PROGRAMME Research Infrastructures

FP7-ICT-2013-10



# DEEP-ER

## **DEEP Extended Reach**

Grant Agreement Number: 610476

## D1.2

### Midterm management report at month 6

# Approved

Version:2.0Author(s):E.Suarez (JUELICH)Contributor(s):N.Eicker (JUELICH), H.Ch.Hoppe (Intel), V.Beltran (BSC), D.Alvarez<br/>(JUELICH), M.Ott (BADW-LRZ)Date:21.10.2014

| DEEP-ER Project | Project Ref. №:     | 610476                        |
|-----------------|---------------------|-------------------------------|
|                 | Project Title:      | DEEP Extended Reach           |
|                 | Project Web Site:   | http://www.deep-er.eu         |
|                 | Deliverable ID:     | D1.2                          |
|                 | Deliverable Nature: | : Report                      |
|                 | Deliverable Level:  | Contractual Date of Delivery: |
|                 | CO *                | 31 / March / 2014             |
|                 |                     | Actual Date of Delivery:      |
|                 |                     | 31 / March / 2014             |
|                 | EC Project Officer: | Panagiotis Tsarchopoulos      |

### **Project and Deliverable Information Sheet**

\* - The dissemination level are indicated as follows: **PU** – Public, **PP** – Restricted to other participants (including the Commission Services), **RE** – Restricted to a group specified by the consortium (including the Commission Services). **CO** – Confidential, only for members of the consortium (including the Commission Services).

### **Document Control Sheet**

|            | Title:                        | Midterm mar                   | nagement report at month 6                                                                           |  |
|------------|-------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------|--|
| Document   | ID: D1.2                      |                               |                                                                                                      |  |
|            | Version:                      | 2.0                           | Status: Approved                                                                                     |  |
|            | Available at:                 | Publishable p                 | part at: <u>http://www.deep-er.eu</u>                                                                |  |
|            | Software Too                  | I: Microsoft W                | 'ord                                                                                                 |  |
|            | File(s):DEEP-<br>ECapproved_F | ER_D1.2_Mid<br>Publishable_Pa | term_management_report_M6_v2.0-<br>art                                                               |  |
|            | Written by:                   |                               | E.Suarez (JUELICH)                                                                                   |  |
| Authorship | Contributors:                 |                               | N.Eicker (JUELICH), H.Ch.Hoppe (Intel),<br>V.Beltran (BSC), D.Alvarez (JUELICH),<br>M.Ott (BADW-LRZ) |  |
|            | Reviewed by:                  |                               | M.Ott (BADW-LRZ), H.Ch.Hoppe (Intel).<br>I.Schmitz (ParTec)                                          |  |
|            | Approved by:                  |                               | BoP/PMT                                                                                              |  |

| Version | Date            | Status        | Comments      |
|---------|-----------------|---------------|---------------|
| 1.0     | 31/March/2014   | Final version | EC submission |
| 2.0     | 21/October/2014 | Approved      | EC approved   |
|         |                 |               |               |

## **Document Status Sheet**

### **Document Keywords**

|  |  | Keywords: | DEEP-ER, HPC, Exascale, midterm management report, month 6 |
|--|--|-----------|------------------------------------------------------------|
|--|--|-----------|------------------------------------------------------------|

#### Copyright notice:

© 2013-2014 DEEP-ER Consortium Partners. All rights reserved. This document is a project document of the DEEP-ER project. All contents are reserved by default and may not be disclosed to third parties without the written consent of the DEEP-ER partners, except as mandated by the European Commission contract 610476 for reviewing and dissemination purposes.

All trademarks and other rights on third party products mentioned in this document are acknowledged as own by the respective holders.

### **Table of Contents**

| Proj | ect and Deliverable Information Sheet    | 1  |
|------|------------------------------------------|----|
| Doc  | ument Control Sheet                      | 1  |
| Doc  | ument Status Sheet                       | 2  |
| Doc  | ument Keywords                           | 3  |
| Tab  | le of Contents                           | 4  |
| List | of Figures                               | 5  |
| List | of Tables                                | t. |
| Exe  | cutive Summary                           | 6  |
| 1    | Publishable summary                      | 7  |
|      | 1.1 Project objectives                   | 7  |
|      | 1.2 Work performed and main results      | 9  |
|      | 1.3 Expected final results 1             | 6  |
| Ann  | ex A1                                    | 7  |
|      | A.1 Listing of dissemination activities1 | 7  |
| List | of Acronyms and Abbreviations1           | 9  |

## List of Figures

| Figure 1: Participants to the DEEP-ER's kick-off meeting, Jülich, 2 <sup>nd</sup> October 2013                                      | 10            |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Figure 2: Group picture taken during the joint Workshop of the European Exascale Pro<br>18 <sup>th</sup> March 2004, Edinburgh (UK) | ojects,<br>12 |
| Figure 3: Sketch of the DEEP-ER Prototype. BN=Booster Node; CN=Cluster NVM=Non-Volatile Memory; NAM=Network Attached Memory         | Node;<br>13   |
| Figure 4: Sketch of DEEP-ER I/O software layers                                                                                     | 14            |
| Figure 5: Sketch of DEEP-ER resiliency layers                                                                                       | 15            |

### **Executive Summary**

The DEEP – Extended Reach (DEEP-ER) project started on 1<sup>st</sup> October 2013 and will last three years. The project addresses two significant Exascale challenges: the growing gap between I/O bandwidth and compute speed, and the need to significantly improve system resiliency. DEEP-ER extends the Cluster-Booster Architecture first realised in the DEEP project by a highly scalable I/O system. Additionally, an efficient mechanism to recover application tasks that fail due to hardware errors will be implemented. The project will build a hardware prototype including new memory technologies to provide increased performance and power efficiency. As a result, I/O parts of HPC codes will run faster and scale up better. Furthermore, HPC applications will be able to profit from checkpointing and task restart on large systems reducing overhead seen today. To demonstrate it a set of seven applications with high societal impact are ported to the DEEP-ER prototype and make use of the I/O and resiliency capabilities available therein.

This report describes the objectives, work performed, resources used, and results achieved during the **first six months** of the DEEP-ER project. The main achievements in the reporting period are enumerated below:

- Establish the project's organisation structure setting up all its bodies and selecting their members.
- Define the procedure to control the quality of reports and deliverables.
- Define the procedure for dissemination of the DEEP-ER results.
- Initiate a co-design effort gathering application requirements with respect to hardware and software systems.
- Define the DEEP-ER system architecture taking into account the application requirements.
- Define the general concept for the I/O software layer taking into account the application requirements.
- Define the general concept for the resiliency software layer taking into account the application requirements.
- Organise a training workshop for application and middleware software developers.
- Analyse the structure and main characteristics of the DEEP-ER applications and measure their performance in a standard cluster for later reference.
- Dissemination of project goals and status on the Supercomputing Conference (SC13)
- Co-organisation and participation on the "European Exascale Projects Workshop 2014", jointly with the EU-projects DEEP, CRESTA, Mont-Blanc (1 and 2), EPiGRAM, EXA2CT, and NUMEXAS (Edinburgh March 2014).

### 1 Publishable summary

The DEEP-ER project tackles two important Exascale challenges. Firstly, the increasing gap in the growth rate of compute power with respect to the amount and performance of memory and storage available in HPC systems. Secondly, the high failure rates expected in Exascale systems as a consequence of the increased number of components and the need to take their performance and energy efficiency to the limits. To tackle those issues, DEEP-ER will extend the heterogeneous Cluster-Booster Architecture implemented by the DEEP<sup>1</sup> project with additional I/O and resiliency functionalities.

DEEP-ER targets a seamless integration of a high-performance I/O subsystem into the Cluster-Booster Architecture. New memory technologies will be used to provide a multi-level I/O infrastructure capable of supporting data-intensive applications. Additionally, an efficient and user-friendly resiliency concept combining user-level checkpoints with transparent task-based application restart will be developed, to enable applications coping with the higher failure rates expected in Exascale systems.

DEEP-ER's I/O and resiliency concepts will be evaluated using seven HPC applications from fields that have proven the need for Exascale resources. These applications will be ported and optimised to demonstrate the usability, performance and resiliency of the DEEP-ER Prototype. Systems that use the DEEP-ER results will be able to run more applications increasing scientific throughput, and the loss of computational work through system failures will be substantially reduced.

#### 1.1 Project objectives

The specific objectives of the DEEP-ER project and first results are:

 Address two main Exascale challenges: I/O and resiliency. DEEP-ER will extend the DEEP Architecture by: i) a highly scalable, efficient and easy-to-use parallel I/O system; ii) providing a combination of low-overhead user-level checkpoint/restart and automatic task recovery.

 $\rightarrow$  The I/O software layer has been sketched taking the application and resiliency software requirements into account. The I/O software design has been documented in deliverable D4.1.

 $\rightarrow$  The resiliency software concept has been sketched taking the application requirements into account and described in D5.1.

2. Develop a prototype system of the extended DEEP Architecture that leverages advances in hardware components (Intel's second generation Intel<sup>®</sup> Xeon Phi<sup>™</sup> processors, high-speed interconnects and non-volatile memory devices) to further improve the performance and efficiency of the DEEP-ER Prototype and realise the novel I/O system and resiliency improvements. This prototype will allow proving the viability of the concept for 500 Petaflop class of supercomputers.

→ The DEEP-ER hardware architecture has been defined as documented in D3.1 This architecture takes into account the requirements of applications, of the I/O subsystem and of the distributed checkpoint/restart system.

<sup>&</sup>lt;sup>1</sup> www.deep-project.eu

3. Explore the potential of new storage technologies (non-volatile and network attached memory) for use in HPC systems, with a focus on parallel I/O and system resiliency by integrating them with the DEEP-ER Prototype.

 $\rightarrow$  The suitable non-volatile memory (NVM) technology to be used on the Booster Nodes has been chosen (see D3.1).

 $\rightarrow$  The architecture and functionality of the network-attached memory have been discussed and summarised in a first proposal (see D3.1).

4. Develop a highly scalable, efficient and user-friendly parallel I/O system tailored to HPC applications. The system will exploit innovative hardware features, optimise I/O routes to maximise data reuse, and expose a user friendly interface to applications. Its design will meet the requirements of traditional, simulation-based as well as emerging data-intensive HPC applications.

 $\rightarrow$  Discussions between the software developers within WP4 have served to define the interfaces between the three software packages involved in the implementation of the parallel I/O system: the Fraunhofer file system (FhGFS), the parallel I/O library SIONlib, and the Exascale10 software stack.

 $\rightarrow$  The functionalities that each of the three packages must provide have been specified.

 $\rightarrow$  Discussions with the experts from WP3 have taken place to guarantee that the hardware supports the need functionality.

 $\rightarrow$  Discussions with WP5 and WP8 have taken place to gather all the requirements on the I/O infrastructure and take them into account for its design.

- $\rightarrow$  Deliverable D4.1 has been submitted containing the design details.
- 5. Develop a unified user-level system that significantly reduces the checkpointing overhead by exploiting multiple levels of storage and new memory technologies. Extend the DEEP programming model to combine automatic re-execution of failed tasks and recovery of long-running tasks from multi-level checkpoints, and introduce easy-to-use annotations to control checkpointing.

 $\rightarrow$  Discussions between the software developers within WP5 took place to define the overall resiliency concept, based on user-level checkpoint/restart and task-based failure recovery. The role to be played by each of the two components and the interaction between them has been determined.

 $\rightarrow$  Functionality to be provided by the underlying resiliency abstraction layer has been specified.

 $\rightarrow$  Discussions with the experts from WP3 have taken place to study different uses of the available hardware.

 $\rightarrow$  Discussions with WP4 have taken place to guarantee that the I/O support needed by the resiliency layer is going to be provided.

 $\rightarrow$  Discussions with WP8 have taken place to gather all the application requirements in terms of checkpointing and task recovery.

 $\rightarrow$  Deliverable D5.1, containing the design details, has been submitted on time.

6. Analyse the requirements of HPC codes carefully selected to represent the needs of future Exascale applications with regards to I/O and resiliency, guide the design of the DEEP-ER hardware and software components, optimise these applications for the extended DEEP Architecture and use them to evaluate the DEEP-ER Prototype. Selected applications cover the fields of Health, Earthquake Physics, Radio astronomy, Oil exploration, Space Weather, Quantum Physics, and Superconductivity.

 $\rightarrow$  A questionnaire was prepared and sent to the application developers to gather the relevant information and application requirements needed in WP3, WP4, and WP5.

 $\rightarrow$  A co-design meeting took place in January 2014 in Jülich to discuss on the answers provided by the application developers to the questionnaire, clarifying open issues. This was continued at an application review meeting in February.

 $\rightarrow$  The structure of the applications has been analysed and first performance and scaling tests have taken place.

7. Demonstrate and validate the benefits of the extended DEEP Architecture and its first implementation (the DEEP-ER Prototype) with the DEEP-ER pilot applications and for applications that exploit generic multi-scale, adaptive grid and long-range force parallelisation models.

#### 1.2 Work performed and main results

During its first six months, the DEEP-ER project has achieved all the milestones foreseen for the present period by the Description of Work (DoW):

- MS1: Management structure and bodies established during the kick-off-meeting
- MS2: Quality control and dissemination plan defined, as documented in deliverables D1.1 and D2.1, both submitted in month 3. Project website (<u>www.deep-er.er</u>) online and periodically updated to include new events and job offers.
- MS3: Hardware architecture and software specifications defined. Results are documented in deliverables D3.1, D4.1, and D5.1, submitted in month 6 simultaneously with the present midterm report.

#### Management, legal and administrative tasks

The DEEP-ER consortium consists of 13 Partners and three additional Third Party Partners. The management of this relatively large consortium requires legal and administrative regulations. The Consortium Agreement, signed by all DEEP-ER Partners, is the legal frame that describes the rights and responsibilities of all Partners in the consortium. With it in place, the Grant Agreement with the European Commission was signed on 3<sup>rd</sup> September 2013. About three weeks later, on the 1st October 2013, the DEEP-ER project officially started.



Figure 1: Participants to the DEEP-ER's kick-off meeting, Jülich, 2<sup>nd</sup> October 2013.

DEEP-ER's effective kick-off was the face-to-face meeting of the whole consortium that took place in Jülich (Germany) on the  $2^{nd}$  October 2013 (see Figure 1). This meeting gave the DEEP-ER members the opportunity to meet each other in person and identify the people with whom they will work most closely in the next three years. The motivation and goals of the project were presented; the project management structure with all its bodies was established; the procedure for quality control of the deliverables was introduced; and the tasks to be performed in all Work Packages (WPs) during the first six months of the project were discussed, assigning responsibilities and contact persons for each subject. During the last part of the meeting parallel sessions on hardware, software, and application topics were organised to allow for more detailed internal discussions. Consortium face-to-face meetings are going to be organised on a regular basis every six months. The second consortium meeting took place on the  $25^{th} - 26^{th}$  February 2014 in Kaiserslautern (Germany). Here the status of the project and the preparation of the design deliverables (D3.1, D4.1, and D5.1) were discussed. Furthermore, monthly teleconferences of the Team of Work Package leaders (ToW) were organised to periodically discuss the overall progress of the project.

One of the main goals for the Project Management Team in the first months of the project was to trigger and foster an early start of work and discussions on all the Work Packages (WPs). For this purpose, additionally to the consortium meetings mentioned above, two face-to-face meetings of the Design and Development Group (DDG) were organised. The DDG is the board of technical expert that takes the design decisions in the DEEP-ER project. The first one took place on the 11<sup>th</sup> November 2013 in Mannheim (Germany) and served for hardware and software experts in WP3, WP4, and WP5 to discuss and exchange ideas. Overlaps and inconsistencies between the design plans of the three work packages were identified. Out of this discussion a first overall design concept was sketched, which was then further developed through internal WP discussions and through the regular DDG teleconferences. The second designers' face-to-face meeting took place on the 23<sup>rd</sup>-24<sup>th</sup> January 2014 in Jülich (Germany). This time it included hardware, software and also application experts. In advance to that meeting a questionnaire to the application developers had been prepared to identify all their requirements and feed them into the hardware and

D1.2

software designs. In the meeting, the answers to the questionnaires were discussed and open questions were clarified. Additionally, the current hardware and software concepts were presented and discussed in a cross-WP environment. At a follow-on application review on 24<sup>th</sup>-25<sup>th</sup> February 2014, further data was collected that guided the hardware architecture definition and the specification of the SW activities in WP4 and WP5.

To guarantee the quality of Deliverables and Reports an internal review process has been set up. One or two people are selected from each Partner as internal reviewers. Before its submission to the European Commission, each Deliverable is reviewed by one internal reviewer plus one member of the PMT. Reasonable internal deadlines for this reviewing process have been set, to be on time with the submission deadline given by the European Commission. All Deliverables foreseen for this reporting period on the DoW were timely submitted to the European Commission after having passed through the mandatory DEEP-ER internal review process.

#### Dissemination, training and outreach

The implementation of the innovative DEEP-ER I/O and resiliency concepts constitutes a challenge that will require the development of new techniques and tools never tested before. Access to the know-how achieved in this process shall not remain limited to the group of people directly involved in the project, but must be made available for a wider community. For this reason, WP2 in DEEP-ER is entirely devoted to the dissemination of the knowledge accumulated along the project's duration, and to train the users on its application.

The centre of the dissemination activities of DEEP-ER is its web site <u>www.deep-er.eu</u><sup>2</sup>. The web page will be updated regularly during the lifetime of the DEEP-ER project and referred to in all other materials (articles, press releases, brochures, presentations, etc.). It is used to publish general information about the project, current activities, training opportunities, job vacancies, publications, tutorials, success stories, and achievements of the project.

Several dissemination activities have taken place since the start of the project. Partners from the DEEP-ER consortium presented the project's concept in conferences and workshops, including one of the most important events in the HPC community: the Supercomputing Conference (SC) that took place in Denver (USA) in November 2013. On SC13 the DEEP project co-organised, together with the two European Exascale Projects CRESTA and Mont-Blanc, a joint booth. There, a DEEP-ER flyer describing the goals and most important aspects of the project was distributed. Questions from the visitors were answered and, taking advantage of the strong link between DEEP and DEEP-ER, ideas from both projects were explained to the public. Additionally DEEP-ER extensions to the Cluster-Booster Architecture were mentioned during the BoF (Birds of a Feather) session organised by the three original European Exascale Projects.

11

<sup>&</sup>lt;sup>2</sup> The domain <u>www.deep-er-project.eu</u> has been also reserved and leads to the same location.



Figure 2: Group picture taken during the joint Workshop of the European Exascale Projects, 18<sup>th</sup> March 2004, Edinburgh (UK)

DEEP-ER is actively participating in the preparation of further joint activities with the European Exascale Projects community. A joint workshop with CRESTA, DEEP, DEEP-ER, EESI-2, EPiGRAM, EXA2CT, Mont-Blanc, Mont-Blanc 2, and NUMEXAS took place in Edinburgh on 18<sup>th</sup>-19<sup>th</sup> March 2014. There an overview of the DEEP and DEEP-ER projects was given and key aspects of the programming environment and tools available on the platform were presented.

A list with all dissemination activities performed in the present reporting period is given in Annex A.1 of this report.

To foster cooperation activities with European industry and European R&D organisations, a liaison programme between the DEEP-ER project and relevant industrial and business partners will be established. For this purpose DEEP-ER is represented in the ETP4HPC and PROSPECT meetings, where key European HPC industry players participate, as a vehicle to promote the use of multi-Petascale to Exascale systems to industrial and academic users.

Training the community on how to use the software and hardware developed in DEEP-ER is also an important part of the project. The main goal of the training events in DEEP-ER is to teach the application developers participating in the project on how to use the software tools and programming environment that will run on the DEEP-ER Prototype and other intermediate hardware evaluators. DEEP-ER application and software developers participated on the first DEEP-ER Training Workshop that took place from 13<sup>th</sup> to 14<sup>th</sup> February 2014 in Barcelona (Spain). There, the OmpSs programming environment was introduced and an overview with best practice guides on the use of Intel<sup>®</sup> Xeon Phi<sup>™</sup> processors (including Knights Landing – KNL) was given. The training was coupled to a VI-HPS training on performance analysis tools organised by the BSC on 10<sup>th</sup> to 12<sup>th</sup> February 2014 in the same location. DEEP-ER application developers participated also on the VI-HPS training to learn how to use tools such as Extrae/Paraver and Scalasca to analyse the structure and bottlenecks in their codes. Both the VI-HPS and the DEEP-ER specific trainings included lectures and numerous hands-on sessions.

#### D1.2

#### Technical Work

The technical work in DEEP-ER is grouped into three main topics: system hardware, system software (including I/O and resiliency software), and applications.

#### Overview

The DEEP-ER project designs and builds a prototype (see Figure 3) of the Cluster-Booster Architecture. In the DEEP-ER Prototype the second generation Intel<sup>®</sup> Xeon Phi<sup>™</sup> processors (KNL) provides the computing power of the Booster Nodes, while the most recent Intel<sup>®</sup> Xeon<sup>®</sup> processors populate the Cluster Nodes. A uniform high-speed interconnect runs across Cluster and Booster and network-attached memory (NAM) devices connected to it provide high-speed shared memory access. The Booster Nodes themselves also feature additional non-volatile memory (NVM) capabilities.



Figure 3: Sketch of the DEEP-ER Prototype. BN=Booster Node; CN=Cluster Node; NVM=Non-Volatile Memory; NAM=Network Attached Memory

The DEEP-ER multi-level I/O infrastructure has been designed to support data-intensive applications and multi-level checkpointing/restart techniques. The project will develop a scalable and efficient I/O software platform based on the Fraunhofer parallel file system (FhGFS), the parallel I/O library SIONlib, and the I/O software package Exascale10. It aims to enable an efficient and transparent use of the underlying hardware and to provide all functionality required by applications for standard I/O and checkpointing.

On top of this I/O infrastructure DEEP-ER will develop an efficient and user-friendly resiliency concept combining user-level checkpoints with transparent task-based application restart. OmpSs is used to identify an application's individual tasks and their interdependencies. The OmpSs runtime will be extended in order to automatically re-start tasks in the case of transient hardware failures. In combination with a multi-level user-based checkpoint infrastructure to recover from non-transient hardware-errors, applications will be able to cope with the higher failure rates expected in Exascale systems. DEEP-ER's I/O and resiliency

concepts will be evaluated using seven HPC applications from fields that have proven the need for Exascale resources.

#### System Hardware

On the hardware side the work in the first six months of the project has focused on gathering requirements from application and system level software, discuss architecture trade-offs with WP4, WP5 and WP6, and derive a proposal for the architecture of the DEEP-ER Prototype.

To keep risks and costs at bay, the proposed architecture emphasises modularity. The smallest entities are modules that implement basic functions like compute, network access and storage. The interface between modules is PCIe, which enables the project to use standard hardware and assures a choice between different module implementations.

Up to six modules are aggregated into a sub-system called a "Brick", with PCIe as the local interconnect between these modules. The Brick will be equipped with the right type and number of elements that match the requirements of DEEP-ER. To achieve high component and power densities, direct liquid cooling using cold plates (similar to the cooling technology used in DEEP) will be implemented.

This architecture is similar to the one developed by the QPACE II project in the framework of the Collaborative Research Center "Hadron Physics from Lattice QCD" (SFB/TR-55) at University of Regensburg. DEEP-ER has modified the architecture to meet its specific objectives.

The Bricks are connected with a global interconnect to form the full system. Deliverable D3.1 discusses the technology choices available, and proposes to reach a decision in time for Deliverable D3.2 ("Component Design") at project month 12, when it will be clear which technologies can intercept the DEEP-ER prototype system.

Full details on the hardware architecture for the DEEP-ER Prototype are given in Deliverable D3.1, submitted to the EC simultaneously with the present report.

#### System Software

On the software side, in the first six months of the DEEP-ER project the focus was on the definition of the details of the I/O and resiliency software environments.



Figure 4: Sketch of DEEP-ER I/O software layers.

The overviews of the DEEP-ER I/O and resiliency software layers have been described in the DoW and are shown in Figure 4 and Figure 5, respectively. The different Work Packages involved in the development or directly affected by the characteristics of this software (DDG, WP4, WP5 and WP6) have engaged in numerous discussions to define the details of all the

I/O and resiliency software layers. The requirements from the application developers from WP6 were gathered through a questionnaire and used by the developers in WP4 and WP5 to determine which features are needed in the final middleware.

Based on the results of the questionnaire the overall architecture of the DEEP-ER I/O system has been sketched in Deliverable D4.1. It will employ three different technologies that shall act in a complementary way within the project. As a global parallel file system FhGFS will be utilised to provide the common basis of I/O operations in the context of DEEP-ER. On top of it, SIONlib will act as a compound-layer to allow the DEEP-ER applications to make use of global FhGFS most efficiently with minimal effort of adaptation. This reflects the fact that currently almost all applications within the projects conduct task-local I/O. Last but not least Exascale 10 addresses the so-called small I/O problem. Here the ever-increasing level of parallelism results in a huge number of small I/O operations in order to achieve the global access of file data in Exascale parallel applications. Besides the actual applications a main consumer of these capabilities will be the multi-level checkpoint scheme to be developed by WP5.



#### Figure 5: Sketch of DEEP-ER resiliency layers

The DEEP-ER resilience architecture will be based on user-level checkpoint/restart techniques, which provide a high level of resiliency and are the most cost-effective in terms of I/O requirements, complemented with novel OmpSs task-based checkpoint/restart techniques. With this combination, DEEP-ER will develop new resiliency features to isolate partial failures of the system without requiring a full application restart, resulting in a more resilient, fine-grained and flexible architecture. ParaStation MPI will be extended to detect, isolate and clean up failures of MPI-offloaded tasks, which will be then independently restarted, avoiding the need of a full application recover. Moreover, both user-based and task-based checkpoint/restart techniques will be adapted to take advantage of the advanced I/O technologies and storage hierarchy provided by WP4 and WP3 respectively. Finally, a failure model will be developed to optimise polices that determine for each application the frequency, redundancy level and storage-location of each checkpoint. This model will take into account the probability and type of failure of the main hardware and software components, the performance of the user-based and task-based checkpoint/restart implementations on the DEEP-ER hardware architecture as well as the application specific characteristics. Deliverable D5.1 describes the details of the resiliency concept that will be developed in the context of the DEEP-ER project.

Applications

The application developers play a crucial role in the DEEP-ER project. Their work is twofolded: on the one hand they validate the work done by other technical work packages by porting their applications to the DEEP-ER prototype; on the other hand, their input drives the development and future of both hardware and software architectures.

In order to provide feedback to the project, application developers gave a first description of their application, with focus on current and future I/O behaviour. Darshan traces were collected, and results and application structures were analysed in the two face to face DDG meetings that took place in Mannheim and Jülich, respectively, where representative members from WP3, WP4 and WP5 were present.

Furthermore, application developers participated in the Barcelona training to familiarise themselves with the use of performance analysis tools, OmpSs, and Intel<sup>®</sup> Xeon Phi<sup>™</sup>. After that the developers started to analyse the structure of the applications, as well as their scalability and performance characteristics. This knowledge is critical to optimise the applications and later be able to take the right decisions on how to distribute the applications between Cluster and Booster in the DEEP-ER Prototype, and on how to make optimal use of the hardware and software functionality available.

Given the importance of the applications in the project an internal review meeting focused on the work done by WP6 took place right before the face to face meeting held in Kaiserslautern. There, the developers described their applications and presented the results that they had obtained until then, as well as the planned next steps. Other members of the consortium not involved in WP6 acted as internal reviewers and gave recommendations on the measures to be taken by each application team to achieve the results needed for deliverable D6.1, due at month 12.

#### **1.3 Expected final results**

The DEEP-ER project will have installed the DEEP-ER Prototype in Jülich (Germany), containing the new generation of Intel<sup>®</sup> Xeon Phi<sup>™</sup> processors, non-volatile memory in the Booster Nodes, as well as additional memory connected to the network. A complete software stack based on ParaStation MPI and OmpSs will run on the machine, providing parallel I/O functionalities and an efficient infrastructure for fail recovery via easy-to-use application interfaces.

Porting and optimising applications on the DEEP-ER Prototype will have demonstrated the scalability and performance of the I/O and resiliency tools developed within the project. The experience gathered will have served to demonstrate that systems using the DEEP-ER results will be able to run more applications increasing scientific throughput, and the loss of computational work through system failures will be substantially reduced.

### Annex A

#### A.1 Listing of dissemination activities

This list reflects the disseminations activities performed **between months 1 and 6** of the DEEP-ER project.

#### 1.3.1.1 Conferences, workshops, and meetings:

- ScalPerf'13, Bertinoro (Forli-Cesena), Italy, September 22-27, 2013.
  - B.Mohr (JUELICH), "Jülich still on the way to Exascale" (presentation)
- European Research & Innovation Conference 2013" (ERIC 2103), Nice, France, October 23, 2013:
  - N.Eicker (JUELICH): "The DEEP-ER Project Extending the reach of the Cluster-Booster Architecture" (presentation)
- HBP Summit, Lausanne, Switzerland, October 9, 2013
  - N.Eicker (JUELICH): "DEEP and DEEP-ER Booster for HPC" (presentation)
- **SC13**, Denver, USA, November 17-22, 2013:
  - N.Eicker (JUELICH), "DEEP and DEEP-ER: Innovative Cluster architecture for Intel<sup>®</sup> Xeon Phi<sup>TM</sup>," (Intel Theatre presentation at the Intel booth, November 18, 2013)
  - N.Eicker (JUELICH), "The DEEP Project" (presentation at BoF session: "Building on the European Exascale Approach", November 19, 2013)
  - O H.Ch.-Hoppe (Intel), E.Suarez (JUELICH), "DEEP and DEEP-ER Innovative Cluster Architectures for Intel<sup>®</sup> Xeon Phi<sup>™</sup>, (repeated presentations at the Intel booth, November 18-21, 2013)
  - E.Suarez (JUELICH), DEEP and DEEP-ER presentation and discussion at the Panel "Emerging Technologies and Big Data (Euro-Centric)", November 21, 2013
  - Joint booth of the "European Exascale Projects", joining DEEP, CRESTA, and Mont-Blanc
  - o DEEP-ER flyer distributed at the partners' booths
  - N.Eicker (JUELICH) interview to Computer World
  - E.Suarez (JUELICH) video interview on DEEP and DEEP-ER, as part of the "Discover Your Parallel Universe video project" series, November 21, 2013.
- HiPEAC Conference 2014, Vienna, Austria, January 20-22, 2014
  - Presentation of the DEEP-ER project at the Eurotech booth
- Internal JSC PoF Begutachtung, Juelich, Germany, March 11, 2014
  - E.Suarez (JUELICH): "The DEEP and DEEP-ER projects: co-design aspects" (presentation)
  - E.Suarez (JUELICH): "The DEEP and DEEP-ER projects: The Cluster-Booster Architecture" (poster)
- Joint Workshop of the European Exascale Projects, Edinburgh, March 18-19, 2014
  - E.Suarez: "DEEP and DEEP-ER" (presentation)
- G8 ECS internal workshop, Kobe, K-computer facility, March 26-27, 2014

17

- J.Labarta (BSC): "Behind DEEP and Mont-Blanc" (presentation)
- Lustre User Group (LUG) Conference (http://www.opensfs.org/lug14/), Miami, Florida, April 8-10, 2014.
  - Exascale10 work in DEEP-ER selected for presentation

#### 1.3.1.2 Publications, proceedings, press-releases, and newsletters:

- Press release from the Forschungszentrum Juelich, 9.10.2013. Published online: <u>http://www.fz-juelich.de/SharedDocs/Pressemitteilungen/UK/DE/2013/13-10-09-</u> <u>DEEPER.html</u>. Open Access: Yes
  - E.Suarez (JUELICH): "Mit DEEP-ER noch schneller zum Exascale-Rechner".
- Exascale Newsletter of Forschungszentrum Jülich on Supercomputing, Nr. 03/2013, p. 3. Available online: <a href="http://www.fz-juelich.de/SharedDocs/Downloads/PORTAL/EN/publications/exascale-newsletter/exascale\_nl\_03\_2013.pdf?">http://www.fz-juelich.de/SharedDocs/Downloads/PORTAL/EN/publications/exascale-newsletter/exascale\_nl\_03\_2013.pdf?</a> blob=publicationFile. Open Access: Yes</a>

   Ch.Hohlfeld (JUELICH): "Faster and Safer with DEEP-ER".
- JSC News. No. 217, November 2013, Published online: <u>http://www.fz-juelich.de/ias/jsc/EN/News/Newsletter/newsletter\_node.html</u>. Open Access: Yes

   E.Suarez (JUELICH): "Start of the Exascale Projects DEEP-ER and Mont-Blanc 2"
- **inSiDE; Innovative Supercomputing in Deutschland,** Published twice a year by The German National Supercomputing Centres HLRS, LRZ, JSC. Open Access: yes.
  - E.Suarez, N.Eicker (JUELICH): "Going DEEP-ER to Exascale" (submitted in march 2014)

#### 1.3.1.3 Participation at industry and business cooperation related events:

- PROSPECT General Assembly, Garching, Germany, October 18, 2013
- ETP4HPC Steering Board, Barcelona, Spain, November 4, 2013
- Joint booth of the "European Exascale Projects" at SC13, Denver, Colorado, November 17-22, 2014
- ETP4HPC Steering Board, München, Germany, December 9, 2013
- Booth at the HiPEAC Conference 2014, Vienna, Austria, January 20-22, 2014
- ETP4HPC Steering Board, Rome, Italy, January 24, 2014
- PROSPECT General Assembly, Barcelona, Spain, March 27, 2014

### List of Acronyms and Abbreviations

# A

## B

**BADW-LRZ:** Leibniz-Rechenzentrum der Bayerischen Akademie der Wissenschaften. Computing Centre, Garching, Germany

- **BN:** Booster Node (functional entity)
- **BNC:** Booster Node Card is a physical instantiation of the BN
- **BoP:** Board of Partners for the DEEP-ER project
- BSC: Barcelona Supercomputing Centre, Spain
- **BSCW:** Basic Support for Cooperative Work, Software package developed by the Fraunhofer Society used to create a collaborative workspace for collaboration over the web

# С

| CINECA:   | Consorzio Interuniversitario, Bologna, Italy                               |
|-----------|----------------------------------------------------------------------------|
| CN:       | Cluster Node (functional entity)                                           |
| Coordinat | or: The contractual partner of the European Commission (EC) in the project |
| CPU:      | Central Processing Unit                                                    |
| CRESTA:   | Collaborative Research into Exascale Systemware Tools & Applications: EU-  |
|           | funded Exascale project.                                                   |

## D

- DDG: Design and Developer Group of the DEEP-ER project
- **DEEP:** Dynamical Exascale Entry Platform
- DEEP-ER: DEEP Extended Reach: this project
- **DEEP-ER Network:** high performance network connecting the DEEP-ER BN, CN and NAM; to be selected off the shelf at the start of DEEP-ER
- DEEP-ER Prototype: Demonstrator system for the extended DEEP Architecture, based on second generation Intel<sup>®</sup> Xeon Phi<sup>™</sup> CPUs, connecting BN and CN via a single, uniform network and introducing NVM and NAM resources for parallel I/O and multi-level checkpointing
- **DEEP Architecture:** Functional architecture of DEEP (e.g. concept of an integrated Cluster Booster Architecture), to be extended in the DEEP-ER project
- **DEEP System:** The prototype machine based on the DEEP Architecture developed and installed by the DEEP project

# Ε

| EC:       | European Commission                         |
|-----------|---------------------------------------------|
| EC-GA:    | EC-Grant Agreement                          |
| EESI:     | European Exascale Software Initiative (FP7) |
| EU:       | European Union                              |
| Eurotech: | Eurotech S.p.A., Amaro, Italy               |

19

- **Exaflop:** 10<sup>18</sup> Floating point operations per second
- **Exascale:** Computer systems or Applications, which are able to run with a performance above 1018 Floating point operations per second
- **EXTOLL:** High speed interconnect technology for cluster computers developed by University of Heidelberg
- **ETP4HPC:** European Technology Platform for High Performance Computing.

## F

| FhGFS: | Fraunhofer Global File system, a high-performance parallel I/O system to be |
|--------|-----------------------------------------------------------------------------|
|        | adapted to the extended DEEP Architecture and optimised for the DEEP-ER     |
|        | Prototype                                                                   |
| FLOP:  | Floating point Operation                                                    |
| FP7:   | European Commission 7th Framework Programme.                                |
| FPGA:  | Field-Programmable Gate Array, Integrated circuit to be configured by the   |
|        | customer or designer after manufacturing                                    |

## G

**GRS:** German Research School for Simulation Sciences GmbH, Aachen and Juelich, Germany

# Η

| H5hut: | Library implementing several data models for particle-based simulations that    |
|--------|---------------------------------------------------------------------------------|
|        | encapsulates the complexity of parallel HDF5.                                   |
| HDF5:  | Hierarchical Data Format: A set of file formats and libraries designed to store |
|        | and organise large amounts of numerical data                                    |
| HPC:   | High Performance Computing                                                      |
| HW:    | Hardware                                                                        |

### I

| ICT:    | Information an              | d Communication T     | echnologies                      |                    |                |     |
|---------|-----------------------------|-----------------------|----------------------------------|--------------------|----------------|-----|
| IEEE:   | Institute of Ele            | ctrical and Electroni | cs Engineers                     |                    |                |     |
| Intel:  | Intel Germany               | GmbH Feldkirchen      | ,                                |                    |                |     |
| IP:     | Intellectual Pro            | perty                 |                                  |                    |                |     |
| iPic3D: | Programming weather         | code developed by     | the University of                | of Leuven          | to simulate sp | ace |
| ISC:    | International supercomputin | Supercomputing        | Conference,<br>ield in Europe si | Yearly<br>nce 1986 | conference     | on  |

### J

| JUBE:  | Jülich Benchmarking Environment                                            |
|--------|----------------------------------------------------------------------------|
| JUDGE: | Juelich Dedicated GPU Environment: A cluster at the Juelich Supercomputing |
|        | Centre                                                                     |

JUELICH: Forschungszentrum Jülich GmbH, Jülich, Germany

## Κ

- **KNC:** Knights Corner, Code name of a processor based on the MIC architecture. Its commercial name is Intel<sup>®</sup> Xeon Phi<sup>™</sup>.
- **KNL:** Knights Landing, second generation of Intel<sup>®</sup> Xeon Phi<sup>™</sup>
- KULeuven: Katholieke Universiteit Leuven, Belgium

## L

## М

- MIC: Intel Many Integrated Core architecture
- Mont-Blanc: European scalable and power efficient HPC platform based on low-power embedded technology

Mont-Blanc 2: Follow-up project of Mont-Blanc

**MPI:** Message Passing Interface, API specification typically used in parallel programs that allows processes to communicate with one another by sending and receiving messages

## Ν

| NAM:    | Network Attached Memory, nodes connected by the DEEP-ER network to the       |
|---------|------------------------------------------------------------------------------|
|         | DEEP-ER BN and CN providing shared memory buffers/caches, one of the         |
|         | extensions to the DEEP Architecture proposed by DEEP-ER                      |
| NASA:   | National Aeronautics and Space Administration, Washington, USA               |
| NetCDF: | Network Common Data Form. A set of software libraries and data formats that  |
|         | support the creation, access, and sharing of array-oriented scientific data  |
| NVM:    | Non-Volatile Memory                                                          |
| NVMe:   | NVM Express. Specification for accessing solid-state drives attached through |
|         | the PCIe bus.                                                                |

## 0

| OmpSs:  | BSC's Superscalar (Ss) for OpenMP           |                   |             |             |           |      |         |
|---------|---------------------------------------------|-------------------|-------------|-------------|-----------|------|---------|
| OpenMP: | Open                                        | Multi-Processing, | Application | programming | interface | that | support |
|         | multiplatform shared memory multiprocessing |                   |             |             |           |      |         |
| OS:     | Operating System                            |                   |             |             |           |      |         |

### Ρ

ParaStation Consortium: Involved in research and development of solutions for high performance computing, especially for cluster computing

**ParaStationMPI:** Software for cluster management and control developed by ParTec **Paraver:** Performance analysis tool developed by BSC

| Paraview:                                                                              | Open                                                   | Source     | multiple-platform    | application    | for    | interactive,   | scientific  |  |  |
|----------------------------------------------------------------------------------------|--------------------------------------------------------|------------|----------------------|----------------|--------|----------------|-------------|--|--|
|                                                                                        | visualis                                               | ation      |                      |                |        |                |             |  |  |
| ParTec:                                                                                | ParTec Cluster Competence Center GmbH, Munich, Germany |            |                      |                |        |                |             |  |  |
| PCI:                                                                                   | Periphe                                                | eral Comp  | onent Interconnec    | t, Computer    | bus f  | for attaching  | hardware    |  |  |
|                                                                                        | devices                                                | s in a com | puter                |                |        |                |             |  |  |
| PCle:                                                                                  | PCI Ex                                                 | press, Sta | andard for periphe   | ral interconne | ect de | veloped to re  | place the   |  |  |
|                                                                                        | old star                                               | ndards PC  | I, improving their p | erformance     |        |                |             |  |  |
| PFlop/s:                                                                               | Petaflo                                                | p, 1015 Fl | oating point operati | ions per secol | nd     |                |             |  |  |
| PM:                                                                                    | Person                                                 | Month o    | r Project Manager    | of the DEEF    | > proj | ect (dependi   | ng on the   |  |  |
|                                                                                        | context                                                | )          |                      |                |        |                |             |  |  |
| PMT:                                                                                   | Project                                                | Managem    | nent Team of the D   | EEP-ER proje   | ect    |                |             |  |  |
| PRACE:                                                                                 | Partner                                                | ship for A | dvanced Computir     | ng in Europe   | (EU p  | oroject, Europ | bean HPC    |  |  |
|                                                                                        | infrastru                                              | ucture)    |                      |                |        |                |             |  |  |
| <b>PROSPECT:</b> Promotion of Supercomputing Partnerships for European Competitiveness |                                                        |            |                      |                |        |                | etitiveness |  |  |
|                                                                                        | and Tee                                                | chnology   | registered associat  | tion, Germany  | /)     |                |             |  |  |

# Q

**QPACE:** QCD Parallel Computing Engine. Specialised supercomputer for QCD Parallel Computing

# R

| R&D: | Research and Development |
|------|--------------------------|
|------|--------------------------|

# S

| SC:       | International | Conference    | for   | High     | Performance   | Computing,      | Networking,  |
|-----------|---------------|---------------|-------|----------|---------------|-----------------|--------------|
|           | Storage, and  | Analysis, org | anise | ed in th | ne USA by the | Association for | or Computing |
|           | Machinery (A  | CM) and the   | IEEE  | Comp     | outer Society |                 |              |
| Scalasca: | Performance   | analysis tool | deve  | loped    | by JUELICH a  | nd GRS          |              |
| SW:       | Software      |               |       |          |               |                 |              |

## **T**

| TFlop/s:      | Teraflop, 1012 Floating point operations per second     |
|---------------|---------------------------------------------------------|
| ToW:          | Team of Work Package leaders within the DEEP-ER project |
| <b>TP10</b> : | Third Party under Clause 10.                            |

## U

| UHEI: | University of Heidelberg, Germany |
|-------|-----------------------------------|
| UREG: | University of Regensburg, Germany |

### V

VI-HPS: Virtual Institute for High Productivity Supercomputing

#### 22

DEEP-ER - 610476

| D1.2            | Midterm management report at mon                         |
|-----------------|----------------------------------------------------------|
| VTune:          | Commercial application for software performance analysis |
| <b>W</b><br>WP: | Work Package                                             |
| X               |                                                          |
| Y               |                                                          |
| Ζ               |                                                          |
|                 |                                                          |